











#### SN54HC245, SN74HC245

SCLS131E - DECEMBER 1982 - REVISED SEPTEMBER 2015

# SNx4HC245 Octal Bus Transceivers With 3-State Outputs

#### **Features**

- Wide Operating Voltage Range of 2 V to 6 V
- High-Current 3-State Outputs Drive Bus Lines Directly or Up to 15 LSTTL Loads
- Low Power Consumption, 80-µA Max I<sub>CC</sub>
- Typical  $t_{pd} = 12 \text{ ns}$
- ±6-mA Output Drive at 5 V
- Low Input Current of 1 µA Max
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

### Applications

- Servers
- PCs and Notebooks
- **Network Switches**
- Wearable Health and Fitness Devices
- Telecom Infrastructures
- Electronic Points of Sale

#### 3 Description

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

The devices allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so that the buses are effectively isolated.

#### **Device Information**

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |  |
|-------------|------------|--------------------|--|--|--|
|             | SSOP (20)  | 7.20 mm × 5.30 mm  |  |  |  |
|             | SOIC (20)  | 12.80 mm × 7.50 mm |  |  |  |
| SNx4HC245   | PDIP (20)  | 24.33 mm × 6.35 mm |  |  |  |
|             | SOP (20)   | 12.60 mm × 5.30 mm |  |  |  |
|             | TSSOP (20) | 6.50 mm × 4.40 mm  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)



To Seven Other Channels



## **Table of Contents**

| 1 | Features 1                                              |    | 8.2 Functional Block Diagram         |                |
|---|---------------------------------------------------------|----|--------------------------------------|----------------|
| 2 | Applications 1                                          |    | 8.3 Feature Description              | 8              |
| 3 | Description 1                                           |    | 8.4 Device Functional Modes          | 8              |
| 4 | Revision History2                                       | 9  | Application and Implementation       | 9              |
| 5 | Pin Configuration and Functions                         |    | 9.1 Application Information          | 9              |
| 6 | Specifications4                                         |    | 9.2 Typical Application              |                |
| • | 6.1 Absolute Maximum Ratings 4                          | 10 | Power Supply Recommendations         | 10             |
|   | 6.2 ESD Ratings                                         | 11 | Layout                               | 10             |
|   | 6.3 Recommended Operating Conditions 4                  |    | 11.1 Layout Guidelines               |                |
|   | 6.4 Thermal Information5                                |    | 11.2 Layout Example                  | 10             |
|   | 6.5 Electrical Characteristics5                         | 12 | Device and Documentation Support     | 1°             |
|   | 6.6 Switching Characteristics, C <sub>1</sub> = 50 pF5  |    | 12.1 Related Links                   | 1°             |
|   | 6.7 Switching Characteristics, C <sub>1</sub> = 150 pF6 |    | 12.2 Community Resources             | 1°             |
|   | 6.8 Operating Characteristics                           |    | 12.3 Trademarks                      | 1°             |
|   | 6.9 Typical Characteristics                             |    | 12.4 Electrostatic Discharge Caution | 1°             |
| 7 | Parameter Measurement Information                       |    | 12.5 Glossary                        | 1°             |
| 8 | Detailed Description 8                                  | 13 | Mechanical, Packaging, and Orderable |                |
|   | 8.1 Overview 8                                          |    | Information                          | 1 <sup>-</sup> |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision D (August 2003) to Revision E                                                                                                                                  | Pag | E |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
| •  | Added Device Comparison section, Thermal Informationsection, ESD Ratings section, Application and Implementation section, Power Supply Recommendations section, and Layout section. |     | 1 |
| •  | Added Military Disclaimer to Features list.                                                                                                                                         |     | 1 |
| •  | Updated FK package pinout drawing.                                                                                                                                                  |     | 3 |

Product Folder Links: SN54HC245 SN74HC245

Submit Documentation Feedback



## 5 Pin Configuration and Functions

DB, DGV, DW, N, J, W, or PW Package 20-Pin SSOP, TVSOP, SOIC, PDIP CDIP, CFP, or TSSOP Top View





#### **Pin Functions**

|     | PIN  | 1/0 | DESCRIPTION     |
|-----|------|-----|-----------------|
| NO. | NAME | I/O | DESCRIPTION     |
| 1   | DIR  | I/O | Direction Pin   |
| 2   | A1   | I/O | A1 Input/Output |
| 3   | A2   | I/O | A2 Input/Output |
| 4   | A3   | I/O | A3 Input/Output |
| 5   | A4   | I/O | A4 Input/Output |
| 6   | A5   | I/O | A5 Input/Output |
| 7   | A6   | I/O | A6 Input/Output |
| 8   | A7   | I/O | A7 Input/Output |
| 9   | A8   | I/O | A8 Input/Output |
| 10  | GND  | _   | Ground Pin      |
| 11  | В8   | I/O | B8 Input/Output |
| 12  | B7   | I/O | B7 Input/Output |
| 13  | B6   | I/O | B6 Input/Output |
| 14  | B5   | I/O | B5 Input/Output |
| 15  | B4   | I/O | B4 Input/Output |
| 16  | В3   | I/O | B3 Input/Output |
| 17  | B2   | I/O | B2 Input/Output |
| 18  | B1   | I/O | B1 Input/Output |
| 19  | OE   | I/O | Output Enable   |
| 20  | VCC  | _   | Power Pin       |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                   |                                    | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|------------------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage                                    |                                    | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_I < 0 \text{ or } V_I > V_{CC}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_O < 0$ or $V_O > V_{CC}$        |      | ±20 | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$              |      | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                    |      | ±70 | mA   |
| T <sub>stg</sub> | Storage temperature                               |                                    | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                         |                                     |                          | S    | N54HC24 | 15       | SN   | SN74HC245 |          | UNIT |
|-----------------------------------------|-------------------------------------|--------------------------|------|---------|----------|------|-----------|----------|------|
|                                         |                                     |                          | MIN  | NOM     | MAX      | MIN  | NOM       | MAX      | UNII |
| V <sub>CC</sub>                         | Supply voltage                      |                          | 2    | 5       | 6        | 2    | 5         | 6        | V    |
|                                         |                                     | V <sub>CC</sub> = 2 V    | 1.5  |         |          | 1.5  |           |          |      |
| V <sub>IH</sub> High-level input voltag | High-level input voltage            | $V_{CC} = 4.5 \text{ V}$ | 3.15 |         |          | 3.15 |           |          | V    |
|                                         |                                     | $V_{CC} = 6 V$           | 4.2  |         |          | 4.2  |           |          |      |
|                                         | Low-level input voltage             | V <sub>CC</sub> = 2 V    |      |         | 0.5      |      |           | 0.5      |      |
| $V_{IL}$                                |                                     | $V_{CC} = 4.5 \text{ V}$ |      |         | 1.35     |      |           | 1.35     | V    |
| VIL                                     |                                     | $V_{CC} = 6 V$           |      |         | 1.8      |      |           | 1.8      |      |
| $V_{I}$                                 | Input voltage                       |                          | 0    |         | $V_{CC}$ | 0    |           | $V_{CC}$ | V    |
| Vo                                      | Output voltage                      |                          | 0    |         | $V_{CC}$ | 0    |           | $V_{CC}$ | V    |
|                                         |                                     | V <sub>CC</sub> = 2 V    |      |         | 1000     |      |           | 1000     |      |
| $\Delta t/\Delta v$                     | Input transition rise and fall time | V <sub>CC</sub> = 4.5 V  |      |         | 500      |      |           | 500      | ns   |
|                                         |                                     | V <sub>CC</sub> = 6 V    |      |         | 400      |      |           | 400      |      |
| T <sub>A</sub>                          | Operating free-air temperature      | ,                        | -55  |         | 125      | -40  |           | 85       | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

<sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                              | SNx4HC245    |              |             |             |               |      |  |  |
|----------------------|----------------------------------------------|--------------|--------------|-------------|-------------|---------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DB<br>(SSOP) | DW<br>(SOIC) | N<br>(PDIP) | NS<br>(SOP) | PW<br>(TSSOP) | UNIT |  |  |
|                      |                                              |              |              | 20 PINS     | •           |               |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 92.1         | 77.0         | 57.0        | 74.1        | 99.7          | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 53.9         | 41.5         | 48.6        | 40.6        | 34.0          | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 47.2         | 44.8         | 38.0        | 41.6        | 50.7          | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 16.5         | 16.8         | 25.4        | 14.8        | 1.8           | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 46.8         | 44.3         | 37.8        | 41.2        | 50.1          | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DAR             | AMETER    | TEST CONDITIONS              |                            | V               | Т    | <sub>A</sub> = 25°C |      | SN54H | C245  | SN74HC245 |       | UNIT |
|-----------------|-----------|------------------------------|----------------------------|-----------------|------|---------------------|------|-------|-------|-----------|-------|------|
| PAR             | AIVIETER  | TEST COI                     | NDITIONS                   | V <sub>CC</sub> | MIN  | TYP                 | MAX  | MIN   | MAX   | MIN       | MAX   | UNII |
|                 |           |                              |                            | 2 V             | 1.9  | 1.998               |      | 1.9   |       | 1.9       |       |      |
|                 |           |                              | $I_{OH} = -20 \mu A$       | 4.5 V           | 4.4  | 4.499               |      | 4.4   |       | 4.4       |       |      |
| V <sub>OH</sub> |           | $V_I = V_{IH}$ or $V_{IL}$   |                            | 6 V             | 5.9  | 5.999               |      | 5.9   |       | 5.9       |       | V    |
|                 |           |                              | $I_{OH} = -6 \text{ mA}$   | 4.5 V           | 3.98 | 4.3                 |      | 3.7   |       | 3.84      |       |      |
|                 |           |                              | $I_{OH} = -7.8 \text{ mA}$ | 6 V             | 5.48 | 5.8                 |      | 5.2   |       | 5.34      |       |      |
|                 |           |                              |                            | 2 V             |      | 0.002               | 0.1  |       | 0.1   |           | 0.1   |      |
|                 |           | $V_{I} = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 20 μA    | 4.5 V           |      | 0.001               | 0.1  |       | 0.1   |           | 0.1   |      |
| $V_{OL}$        |           |                              |                            | 6 V             |      | 0.001               | 0.1  |       | 0.1   |           | 0.1   | V    |
|                 |           |                              | I <sub>OL</sub> = 6 mA     | 4.5 V           |      | 0.17                | 0.26 |       | 0.4   |           | 0.33  |      |
|                 |           |                              | I <sub>OL</sub> = 7.8 mA   | 6 V             |      | 0.15                | 0.26 |       | 0.4   |           | 0.33  |      |
| I               | DIR or OE | $V_I = V_{CC}$ or 0          |                            | 6 V             |      | ±0.1                | ±100 |       | ±1000 |           | ±1000 | nA   |
| l <sub>OZ</sub> | A or B    | $V_O = V_{CC}$ or 0          |                            | 6 V             |      | ±0.01               | ±0.5 |       | ±10   |           | ±5    | μA   |
| I <sub>CC</sub> |           | $V_I = V_{CC}$ or 0,         | I <sub>O</sub> = 0         | 6 V             |      |                     | 8    |       | 160   |           | 80    | μA   |
| Ci              | DIR or OE |                              |                            | 2 V to 6 V      |      | 3                   | 10   |       | 10    |           | 10    | pF   |

## 6.6 Switching Characteristics, C<sub>L</sub> = 50 pF

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| DADAMETED       | FROM    | то           | V               | T,    | <sub>A</sub> = 25°C |     | SN54HC24 | 15  | SN74H0 | C245 | LINUT |     |  |
|-----------------|---------|--------------|-----------------|-------|---------------------|-----|----------|-----|--------|------|-------|-----|--|
| PARAMETER       | (INPUT) | (OUTPUT)     | V <sub>CC</sub> | MIN   | TYP                 | MAX | MIN I    | MAX | MIN    | MAX  | UNIT  |     |  |
|                 |         |              | 2 V             |       | 40                  | 105 |          | 160 |        | 130  |       |     |  |
| t <sub>pd</sub> | A or B  | B or A       | 4.5 V           |       | 15                  | 21  |          | 32  |        | 26   | ns    |     |  |
|                 |         |              | 6 V             |       | 12                  | 18  |          | 27  |        | 22   |       |     |  |
|                 | ŌĒ      | en <u>OE</u> |                 |       | 2 V                 |     | 125      | 230 |        | 340  |       | 290 |  |
| t <sub>en</sub> |         |              | A or B          | 4.5 V |                     | 23  | 46       |     | 68     |      | 58    | ns  |  |
|                 |         |              | 6 V             |       | 20                  | 39  |          | 58  | 49     |      |       |     |  |
|                 |         |              | 2 V             |       | 74                  | 200 |          | 300 |        | 250  |       |     |  |
| $t_{dis}$       | ŌĒ      | A or B       | 4.5 V           |       | 25                  | 40  |          | 60  |        | 50   | ns    |     |  |
|                 |         |              | 6 V             |       | 21                  | 34  |          | 51  |        | 43   |       |     |  |
|                 |         |              | 2 V             |       | 20                  | 60  |          | 90  |        | 75   |       |     |  |
| t <sub>t</sub>  |         | A or B       | 4.5 V           |       | 8                   | 12  | ·        | 18  |        | 15   | ns    |     |  |
| 1               |         |              | 6 V             |       | 6                   | 10  |          | 15  |        | 13   |       |     |  |



## 6.7 Switching Characteristics, $C_L = 150 pF$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER       | FROM    | то       | V <sub>CC</sub> | Т   | <sub>A</sub> = 25°C |     | SN54HC | 245 | SN74HC | 245 | UNIT |  |
|-----------------|---------|----------|-----------------|-----|---------------------|-----|--------|-----|--------|-----|------|--|
| PARAMETER       | (INPUT) | (OUTPUT) |                 | MIN | TYP                 | MAX | MIN    | MAX | MIN    | MAX | UNII |  |
|                 |         |          | 2 V             |     | 54                  | 135 |        | 200 |        | 170 |      |  |
| t <sub>pd</sub> | A or B  | B or A   | 4.5 V           |     | 18                  | 27  |        | 40  |        | 34  | ns   |  |
|                 |         |          | 6 V             |     | 15                  | 23  |        | 34  |        | 29  |      |  |
|                 |         |          |                 | 2 V |                     | 150 | 270    |     | 405    |     | 335  |  |
| t <sub>en</sub> | ŌĒ      | A or B   | 4.5 V           |     | 31                  | 54  |        | 81  |        | 67  | ns   |  |
|                 |         |          | 6 V             |     | 25                  | 46  |        | 69  |        | 56  |      |  |
|                 |         |          | 2 V             |     | 45                  | 210 |        | 315 |        | 265 |      |  |
| t <sub>t</sub>  |         | A or B   | 4.5 V           |     | 17                  | 42  |        | 63  |        | 53  | ns   |  |
|                 |         |          | 6 V             |     | 13                  | 36  |        | 53  |        | 45  |      |  |

## 6.8 Operating Characteristics

 $T_A = 25$ °C

|                 | PARAMETER                                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-----------------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per transceiver | No load         | 40  | pF   |

## 6.9 Typical Characteristics





Submit Documentation Feedback

Copyright © 1982–2015, Texas Instruments Incorporated



#### 7 Parameter Measurement Information



LOAD CIRCUIT





VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES





VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS

- A. C<sub>L</sub> includes probe and test-fixture capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
  - Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_r = 6 \ ns$ ,  $t_f = 6 \ ns$ .
- D. The outputs are measured one at a time with one input transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



#### 8 Detailed Description

#### 8.1 Overview

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. The SNx4HC245 devices allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE) input can be used to disable the device so that the buses are effectively isolated. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### 8.2 Functional Block Diagram



To Seven Other Channels

Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The SNx4HC245 devices have a wide operating VCC range from 2 V to 6 V with slower edge rates to minimize output ringing.

#### 8.4 Device Functional Modes

Table 1 lists the function modes of the SNx4HC245.

**Table 1. Function Table** 

| INP | UTS | OPERATION       |
|-----|-----|-----------------|
| OE  | DIR | OPERATION       |
| L   | L   | B data to A bus |
| L   | Н   | A data to B bus |
| Н   | Х   | Isolation       |

Submit Documentation Feedback



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SNx4HC245 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs.

#### 9.2 Typical Application



Figure 4. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs: See (Δt/ΔV) in the Recommended Operating Conditions.
  - Specified high and low levels: See (V<sub>IH</sub> and V<sub>II</sub>) in the Recommended Operating Conditions.
- 2. Recommend Output Conditions
  - Load currents should not exceed 25 mA per output and 75 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 5. Switching Characteristics Comparison

#### 10 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended; if there are multiple  $V_{CC}$  pins, then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and a 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 11 Layout

#### 11.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 6 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the IOs, so they cannot float when disabled.

#### 11.2 Layout Example



Figure 6. Layout Diagram

Submit Documentation Feedback

Copyright © 1982–2015, Texas Instruments Incorporated



## 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| SN54HC245 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74HC245 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)            | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|------------------------------------|---------|
| 5962-8408501VRA  | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-8408501VR<br>A<br>SNV54HC245J | Sample  |
| 5962-8408501VSA  | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-8408501VS<br>A<br>SNV54HC245W | Samples |
| 84085012A        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type | -55 to 125   | 84085012A<br>SNJ54HC<br>245FK      | Samples |
| 8408501RA        | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8408501RA<br>SNJ54HC245J           | Samples |
| 8408501SA        | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8408501SA<br>SNJ54HC245W           | Samples |
| JM38510/65503BRA | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65503BRA               | Samples |
| JM38510/65503BSA | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65503BSA               | Samples |
| M38510/65503BRA  | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65503BRA               | Samples |
| M38510/65503BSA  | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65503BSA               | Samples |
| SN54HC245J       | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | SN54HC245J                         | Samples |
| SN74HC245DBR     | ACTIVE | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                              | Samples |
| SN74HC245DBRG4   | ACTIVE | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                              | Samples |
| SN74HC245DW      | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                              | Samples |
| SN74HC245DWE4    | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                              | Samples |
| SN74HC245DWG4    | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                              | Samples |
| SN74HC245DWR     | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                              | Samples |





www.ti.com

17-Mar-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)          | Sample |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------------|--------|
| SN74HC245DWRE4   | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sample |
| SN74HC245DWRG4   | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sample |
| SN74HC245N       | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 85    | SN74HC245N                    | Sample |
| SN74HC245NE4     | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 85    | SN74HC245N                    | Sample |
| SN74HC245NSR     | ACTIVE | SO           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sample |
| SN74HC245NSRE4   | ACTIVE | SO           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SN74HC245PW      | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SN74HC245PWG4    | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SN74HC245PWR     | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SN74HC245PWRE4   | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SN74HC245PWRG4   | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SN74HC245PWT     | ACTIVE | TSSOP        | PW                 | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC245                         | Sampl  |
| SNJ54HC245FK     | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type | -55 to 125   | 84085012A<br>SNJ54HC<br>245FK | Sampl  |
| SNJ54HC245J      | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8408501RA<br>SNJ54HC245J      | Samp   |
| SNJ54HC245W      | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8408501SA<br>SNJ54HC245W      | Samp   |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

#### PACKAGE OPTION ADDENDUM



17-Mar-2017

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC245, SN54HC245-SP, SN74HC245:

Catalog: SN74HC245, SN54HC245

Military: SN54HC245

Space: SN54HC245-SP

NOTE: Qualified Version Definitions:





17-Mar-2017

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

PACKAGE MATERIALS INFORMATION

www.ti.com 6-May-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC245DBR | SSOP  | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HC245DWR | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74HC245NSR | SO    | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74HC245PWR | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74HC245PWR | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74HC245PWT | TSSOP | PW                 | 20 | 250  | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 6-May-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HC245DBR | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74HC245DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74HC245NSR | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74HC245PWR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74HC245PWR | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC245PWT | TSSOP        | PW              | 20   | 250  | 367.0       | 367.0      | 38.0        |

## W (R-GDFP-F20)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20



## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.